|
|
| version 1.2, 2003/12/11 15:06:50 | version 1.16, 2004/02/13 14:52:35 |
|---|---|
| Line 38 | Line 38 |
| #ifndef IA32_CPU_CPU_H__ | #ifndef IA32_CPU_CPU_H__ |
| #define IA32_CPU_CPU_H__ | #define IA32_CPU_CPU_H__ |
| #if 0 // -> compiler.h | |
| #include <stdio.h> | |
| #include <stdlib.h> | |
| #include <string.h> | |
| #include <strings.h> | |
| #include <unistd.h> | |
| #include <setjmp.h> | |
| #endif | |
| #include "interface.h" | #include "interface.h" |
| #ifdef __cplusplus | #ifdef __cplusplus |
| Line 84 typedef union { | Line 75 typedef union { |
| } | } |
| #endif | #endif |
| #include "cpu_io.h" | |
| #include "cpu_mem.h" | |
| #include "exception.h" | |
| #include "paging.h" | |
| #include "resolve.h" | |
| #include "segments.h" | #include "segments.h" |
| #include "task.h" | |
| #ifdef __cplusplus | #ifdef __cplusplus |
| extern "C" { | extern "C" { |
| Line 119 enum { | Line 104 enum { |
| CPU_SEGREG_NUM | CPU_SEGREG_NUM |
| }; | }; |
| enum { | |
| CPU_TEST_REG_NUM = 8 | |
| }; | |
| enum { | |
| CPU_DEBUG_REG_NUM = 8 | |
| }; | |
| enum { | |
| MAX_PREFIX = 8 | |
| }; | |
| typedef struct { | typedef struct { |
| REG32 reg[CPU_REG_NUM]; | REG32 reg[CPU_REG_NUM]; |
| WORD sreg[CPU_SEGREG_NUM]; | WORD sreg[CPU_SEGREG_NUM]; |
| REG32 eflags; | REG32 eflags; |
| REG32 eip; | REG32 eip; |
| REG32 prev_eip; | REG32 prev_eip; |
| REG32 prev_esp; | |
| DWORD tr[CPU_TEST_REG_NUM]; | |
| DWORD dr[CPU_DEBUG_REG_NUM]; | |
| } CPU_REGS; | } CPU_REGS; |
| typedef struct { | typedef struct { |
| Line 137 typedef struct { | Line 138 typedef struct { |
| WORD ldtr; | WORD ldtr; |
| WORD tr; | WORD tr; |
| descriptor_t ldtr_desc; | |
| descriptor_t tr_desc; | |
| DWORD cr0; | DWORD cr0; |
| DWORD cr1; | DWORD cr1; |
| Line 150 typedef struct { | Line 149 typedef struct { |
| typedef struct { | typedef struct { |
| descriptor_t sreg[CPU_SEGREG_NUM]; | descriptor_t sreg[CPU_SEGREG_NUM]; |
| descriptor_t ldtr; | |
| descriptor_t tr; | |
| DWORD inport; | UINT32 adrsmask; |
| DWORD ovflag; | DWORD ovflag; |
| BYTE ss_32; | BYTE ss_32; |
| BYTE resetreq; | |
| BYTE trap; | BYTE trap; |
| BYTE cpu_type; | |
| BYTE _dummy; | |
| BYTE cpl; | BYTE page_wp; |
| BYTE protected_mode; | BYTE protected_mode; |
| BYTE paging; | BYTE paging; |
| BYTE vm86; | BYTE vm86; |
| BYTE user_mode; | |
| BYTE hlt; | |
| BYTE pad[3]; | |
| DWORD pde_base; | |
| DWORD ioaddr; /* I/O bitmap linear address */ | DWORD ioaddr; /* I/O bitmap linear address */ |
| WORD iolimit; /* I/O bitmap count */ | WORD iolimit; /* I/O bitmap count */ |
| Line 179 typedef struct { | Line 186 typedef struct { |
| DWORD seg_base; | DWORD seg_base; |
| } CPU_INST; | } CPU_INST; |
| extern CPU_REGS cpu_regs; | typedef struct { |
| extern CPU_SYSREGS cpu_sysregs; | CPU_REGS cpu_regs; |
| extern CPU_STAT cpu_stat; | CPU_SYSREGS cpu_sysregs; |
| extern CPU_INST cpu_inst; | CPU_STAT cpu_stat; |
| extern CPU_INST cpu_inst_default; | CPU_INST cpu_inst; |
| extern BYTE iflags[]; | CPU_INST cpu_inst_default; |
| /* protected by cpu shut */ | |
| UINT8 cpu_type; | |
| UINT8 itfbank; | |
| UINT16 ram_d0; | |
| SINT32 remainclock; | |
| SINT32 baseclock; | |
| UINT32 clock; | |
| } I386STAT; | |
| typedef struct { /* for ver0.73 */ | |
| BYTE *ext; | |
| UINT32 extsize; | |
| UINT32 inport; | |
| } I386EXT; | |
| typedef struct { | |
| I386STAT s; /* STATsaveされる奴 */ | |
| I386EXT e; | |
| } I386CORE; | |
| extern I386CORE i386core; | |
| extern jmp_buf exec_1step_jmpbuf; | #define CPU_STATSAVE i386core.s |
| #define CPU_ADRSMASK i386core.s.cpu_stat.adrsmask | |
| #define CPU_RESETREQ i386core.s.cpu_stat.resetreq | |
| #define CPU_REMCLOCK i386core.s.remainclock | |
| #define CPU_BASECLOCK i386core.s.baseclock | |
| #define CPU_CLOCK i386core.s.clock | |
| #define CPU_ITFBANK i386core.s.itfbank | |
| #define CPU_RAM_D000 i386core.s.ram_d0 | |
| #define CPU_TYPE i386core.s.cpu_type | |
| #define CPUTYPE_V30 0x01 | |
| #define CPU_EXTMEM i386core.e.ext | |
| #define CPU_EXTMEMSIZE i386core.e.extsize | |
| #define CPU_INPADRS i386core.e.inport | |
| extern sigjmp_buf exec_1step_jmpbuf; | |
| /* | /* |
| Line 198 extern jmp_buf exec_1step_jmpbuf; | Line 245 extern jmp_buf exec_1step_jmpbuf; |
| #define CPU_VENDOR_3 0x6c65746e /* "ntel" */ | #define CPU_VENDOR_3 0x6c65746e /* "ntel" */ |
| /* version */ | /* version */ |
| #define CPU_FAMILY 6 | #define CPU_FAMILY 4 |
| #define CPU_MODEL 1 | #if defined(USE_FPU) |
| #define CPU_MODEL 1 /* 486DX */ | |
| #else | |
| #define CPU_MODEL 2 /* 486SX */ | |
| #endif | |
| #define CPU_STEPPING 3 | #define CPU_STEPPING 3 |
| /* feature */ | /* feature */ |
| Line 242 extern jmp_buf exec_1step_jmpbuf; | Line 293 extern jmp_buf exec_1step_jmpbuf; |
| #endif | #endif |
| #define CPU_REGS_BYTEL(n) cpu_regs.reg[(n)].b.l | #define CPU_REGS_BYTEL(n) CPU_STATSAVE.cpu_regs.reg[(n)].b.l |
| #define CPU_REGS_BYTEH(n) cpu_regs.reg[(n)].b.h | #define CPU_REGS_BYTEH(n) CPU_STATSAVE.cpu_regs.reg[(n)].b.h |
| #define CPU_REGS_WORD(n) cpu_regs.reg[(n)].w.w | #define CPU_REGS_WORD(n) CPU_STATSAVE.cpu_regs.reg[(n)].w.w |
| #define CPU_REGS_DWORD(n) cpu_regs.reg[(n)].d | #define CPU_REGS_DWORD(n) CPU_STATSAVE.cpu_regs.reg[(n)].d |
| #define CPU_REGS_SREG(n) cpu_regs.sreg[(n)] | #define CPU_REGS_SREG(n) CPU_STATSAVE.cpu_regs.sreg[(n)] |
| #define CPU_STAT_SREG(n) cpu_stat.sreg[(n)] | #define CPU_STAT_SREG(n) CPU_STATSAVE.cpu_stat.sreg[(n)] |
| #define CPU_STAT_SREGBASE(n) cpu_stat.sreg[(n)].u.seg.segbase | #define CPU_STAT_SREGBASE(n) CPU_STATSAVE.cpu_stat.sreg[(n)].u.seg.segbase |
| #define CPU_STAT_SREGEND(n) cpu_stat.sreg[(n)].u.seg.segend | #define CPU_STAT_SREGEND(n) CPU_STATSAVE.cpu_stat.sreg[(n)].u.seg.segend |
| #define CPU_STAT_SREGLIMIT(n) cpu_stat.sreg[(n)].u.seg.limit | #define CPU_STAT_SREGLIMIT(n) CPU_STATSAVE.cpu_stat.sreg[(n)].u.seg.limit |
| #define CPU_STAT_SREG_CLEAR(n) \ | #define CPU_STAT_SREG_CLEAR(n) \ |
| do { \ | do { \ |
| memset(&CPU_STAT_SREG(n), 0, sizeof(descriptor_t)); \ | memset(&CPU_STAT_SREG(n), 0, sizeof(descriptor_t)); \ |
| Line 259 do { \ | Line 310 do { \ |
| #define CPU_STAT_SREG_INIT(n) \ | #define CPU_STAT_SREG_INIT(n) \ |
| do { \ | do { \ |
| descriptor_t sd; \ | descriptor_t sd; \ |
| memset(&CPU_STAT_SREG(n), 0, sizeof(CPU_STAT_SREG(n))); \ | \ |
| memset(&sd, 0, sizeof(sd)); \ | memset(&sd, 0, sizeof(sd)); \ |
| sd.u.seg.limit = 0xffff; \ | sd.u.seg.limit = 0xffff; \ |
| CPU_SET_SEGDESC_DEFAULT(&sd, (n), 0); \ | CPU_SET_SEGDESC_DEFAULT(&sd, (n), 0); \ |
| Line 284 do { \ | Line 335 do { \ |
| #define CPU_BP CPU_REGS_WORD(CPU_EBP_INDEX) | #define CPU_BP CPU_REGS_WORD(CPU_EBP_INDEX) |
| #define CPU_SI CPU_REGS_WORD(CPU_ESI_INDEX) | #define CPU_SI CPU_REGS_WORD(CPU_ESI_INDEX) |
| #define CPU_DI CPU_REGS_WORD(CPU_EDI_INDEX) | #define CPU_DI CPU_REGS_WORD(CPU_EDI_INDEX) |
| #define CPU_IP cpu_regs.eip.w.w | #define CPU_IP CPU_STATSAVE.cpu_regs.eip.w.w |
| #define CPU_EAX CPU_REGS_DWORD(CPU_EAX_INDEX) | #define CPU_EAX CPU_REGS_DWORD(CPU_EAX_INDEX) |
| #define CPU_ECX CPU_REGS_DWORD(CPU_ECX_INDEX) | #define CPU_ECX CPU_REGS_DWORD(CPU_ECX_INDEX) |
| Line 294 do { \ | Line 345 do { \ |
| #define CPU_EBP CPU_REGS_DWORD(CPU_EBP_INDEX) | #define CPU_EBP CPU_REGS_DWORD(CPU_EBP_INDEX) |
| #define CPU_ESI CPU_REGS_DWORD(CPU_ESI_INDEX) | #define CPU_ESI CPU_REGS_DWORD(CPU_ESI_INDEX) |
| #define CPU_EDI CPU_REGS_DWORD(CPU_EDI_INDEX) | #define CPU_EDI CPU_REGS_DWORD(CPU_EDI_INDEX) |
| #define CPU_EIP cpu_regs.eip.d | #define CPU_EIP CPU_STATSAVE.cpu_regs.eip.d |
| #define CPU_PREV_EIP cpu_regs.prev_eip.d | #define CPU_PREV_EIP CPU_STATSAVE.cpu_regs.prev_eip.d |
| #define CPU_PREV_ESP CPU_STATSAVE.cpu_regs.prev_esp.d | |
| #define CPU_ES CPU_REGS_SREG(CPU_ES_INDEX) | #define CPU_ES CPU_REGS_SREG(CPU_ES_INDEX) |
| #define CPU_CS CPU_REGS_SREG(CPU_CS_INDEX) | #define CPU_CS CPU_REGS_SREG(CPU_CS_INDEX) |
| Line 304 do { \ | Line 356 do { \ |
| #define CPU_FS CPU_REGS_SREG(CPU_FS_INDEX) | #define CPU_FS CPU_REGS_SREG(CPU_FS_INDEX) |
| #define CPU_GS CPU_REGS_SREG(CPU_GS_INDEX) | #define CPU_GS CPU_REGS_SREG(CPU_GS_INDEX) |
| #define ES_BASE cpu_stat.sreg[CPU_ES_INDEX].u.seg.segbase | #define ES_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_ES_INDEX].u.seg.segbase |
| #define CS_BASE cpu_stat.sreg[CPU_CS_INDEX].u.seg.segbase | #define CS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_CS_INDEX].u.seg.segbase |
| #define SS_BASE cpu_stat.sreg[CPU_SS_INDEX].u.seg.segbase | #define SS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_SS_INDEX].u.seg.segbase |
| #define DS_BASE cpu_stat.sreg[CPU_DS_INDEX].u.seg.segbase | #define DS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_DS_INDEX].u.seg.segbase |
| #define FS_BASE cpu_stat.sreg[CPU_FS_INDEX].u.seg.segbase | #define FS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_FS_INDEX].u.seg.segbase |
| #define GS_BASE cpu_stat.sreg[CPU_GS_INDEX].u.seg.segbase | #define GS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_GS_INDEX].u.seg.segbase |
| #define CPU_EFLAG cpu_regs.eflags.d | #define CPU_EFLAG CPU_STATSAVE.cpu_regs.eflags.d |
| #define CPU_FLAG cpu_regs.eflags.w.w | #define CPU_FLAG CPU_STATSAVE.cpu_regs.eflags.w.w |
| #define CPU_FLAGL cpu_regs.eflags.b.l | #define CPU_FLAGL CPU_STATSAVE.cpu_regs.eflags.b.l |
| #define CPU_FLAGH cpu_regs.eflags.b.h | #define CPU_FLAGH CPU_STATSAVE.cpu_regs.eflags.b.h |
| #define CPU_TRAP cpu_stat.trap | #define CPU_TRAP CPU_STATSAVE.cpu_stat.trap |
| #define CPU_INPORT cpu_stat.inport | #if 0 |
| #define CPU_OV cpu_stat.ovflag | #define CPU_INPORT CPU_STATSAVE.cpu_stat.inport |
| #endif | |
| #define CPU_OV CPU_STATSAVE.cpu_stat.ovflag | |
| #define C_FLAG (1 << 0) | #define C_FLAG (1 << 0) |
| #define P_FLAG (1 << 2) | #define P_FLAG (1 << 2) |
| Line 349 do { \ | Line 403 do { \ |
| void set_flags(WORD new_flags, WORD mask); | void set_flags(WORD new_flags, WORD mask); |
| void set_eflags(DWORD new_flags, DWORD mask); | void set_eflags(DWORD new_flags, DWORD mask); |
| #define CPU_TYPE cpu_stat.cpu_type | |
| #define CPUTYPE_V30 0x01 | |
| #define CPU_INST_OP32 cpu_inst.op_32 | #define CPU_INST_OP32 CPU_STATSAVE.cpu_inst.op_32 |
| #define CPU_INST_AS32 cpu_inst.as_32 | #define CPU_INST_AS32 CPU_STATSAVE.cpu_inst.as_32 |
| #define CPU_INST_REPUSE cpu_inst.rep_used | #define CPU_INST_REPUSE CPU_STATSAVE.cpu_inst.rep_used |
| #define CPU_INST_SEGUSE cpu_inst.seg_used | #define CPU_INST_SEGUSE CPU_STATSAVE.cpu_inst.seg_used |
| #define CPU_INST_SEGREG_INDEX cpu_inst.seg_base | #define CPU_INST_SEGREG_INDEX CPU_STATSAVE.cpu_inst.seg_base |
| #define DS_FIX (!CPU_INST_SEGUSE ? CPU_DS_INDEX : CPU_INST_SEGREG_INDEX) | #define DS_FIX (!CPU_INST_SEGUSE ? CPU_DS_INDEX : CPU_INST_SEGREG_INDEX) |
| #define SS_FIX (!CPU_INST_SEGUSE ? CPU_SS_INDEX : CPU_INST_SEGREG_INDEX) | #define SS_FIX (!CPU_INST_SEGUSE ? CPU_SS_INDEX : CPU_INST_SEGREG_INDEX) |
| #define CPU_STAT_CS_BASE cpu_stat.sreg[CPU_CS_INDEX].u.seg.limit | #define CPU_STAT_CS_BASE CPU_STATSAVE.cpu_stat.sreg[CPU_CS_INDEX].u.seg.limit |
| #define CPU_STAT_CS_LIMIT cpu_stat.sreg[CPU_CS_INDEX].u.seg.limit | #define CPU_STAT_CS_LIMIT CPU_STATSAVE.cpu_stat.sreg[CPU_CS_INDEX].u.seg.limit |
| #define CPU_STAT_CS_END cpu_stat.sreg[CPU_CS_INDEX].u.seg.segend | #define CPU_STAT_CS_END CPU_STATSAVE.cpu_stat.sreg[CPU_CS_INDEX].u.seg.segend |
| #define CPU_STAT_SS32 cpu_stat.ss_32 | #define CPU_STAT_ADRSMASK CPU_STATSAVE.cpu_stat.adrsmask |
| #define CPU_STAT_PM cpu_stat.protected_mode | #define CPU_STAT_SS32 CPU_STATSAVE.cpu_stat.ss_32 |
| #define CPU_STAT_VM86 cpu_stat.vm86 | #define CPU_STAT_RESETREQ CPU_STATSAVE.cpu_stat.resetreq |
| #define CPU_STAT_PAGING cpu_stat.paging | #define CPU_STAT_PM CPU_STATSAVE.cpu_stat.protected_mode |
| #define CPU_STAT_CPL cpu_stat.cpl | #define CPU_STAT_PAGING CPU_STATSAVE.cpu_stat.paging |
| #define CPU_STAT_VM86 CPU_STATSAVE.cpu_stat.vm86 | |
| #define CPU_STAT_WP CPU_STATSAVE.cpu_stat.page_wp | |
| #define CPU_STAT_CPL CPU_STAT_SREG(CPU_CS_INDEX).rpl | |
| #define CPU_STAT_USER_MODE CPU_STATSAVE.cpu_stat.user_mode | |
| #define CPU_STAT_PDE_BASE CPU_STATSAVE.cpu_stat.pde_base | |
| #define CPU_STAT_HLT CPU_STATSAVE.cpu_stat.hlt | |
| #define CPU_STAT_IOPL ((CPU_EFLAG & IOPL_FLAG) >> 12) | #define CPU_STAT_IOPL ((CPU_EFLAG & IOPL_FLAG) >> 12) |
| #define CPU_IOPL0 0 | #define CPU_IOPL0 0 |
| Line 376 void set_eflags(DWORD new_flags, DWORD m | Line 435 void set_eflags(DWORD new_flags, DWORD m |
| #define CPU_IOPL2 2 | #define CPU_IOPL2 2 |
| #define CPU_IOPL3 3 | #define CPU_IOPL3 3 |
| #define CPU_STAT_IOADDR cpu_stat.ioaddr | #define CPU_STAT_IOADDR CPU_STATSAVE.cpu_stat.ioaddr |
| #define CPU_STAT_IOLIMIT cpu_stat.iolimit | #define CPU_STAT_IOLIMIT CPU_STATSAVE.cpu_stat.iolimit |
| #define CPU_STAT_NERROR cpu_stat.nerror | #define CPU_STAT_PREV_EXCEPTION CPU_STATSAVE.cpu_stat.prev_exception |
| #define CPU_STAT_PREV_EXCEPTION cpu_stat.prev_exception | #define CPU_STAT_EXCEPTION_COUNTER CPU_STATSAVE.cpu_stat.nerror |
| #define CPU_STAT_EXCEPTION_COUNTER_INC() CPU_STATSAVE.cpu_stat.nerror++ | |
| #define CPU_STAT_EXCEPTION_COUNTER_CLEAR() CPU_STATSAVE.cpu_stat.nerror = 0 | |
| #define CPU_MODE_SUPERVISER 0 | |
| #define CPU_MODE_USER 1 | |
| #define CPU_SET_CPL(cpl) \ | |
| do { \ | |
| BYTE __t = (cpl) & 3; \ | |
| CPU_STAT_CPL = __t; \ | |
| CPU_STAT_USER_MODE = (__t == 3) ? CPU_MODE_USER : CPU_MODE_SUPERVISER; \ | |
| } while (/*CONSTCOND*/ 0) | |
| #define CPU_CLI do { CPU_FLAG &= ~I_FLAG; \ | #define CPU_CLI do { CPU_FLAG &= ~I_FLAG; \ |
| CPU_TRAP = 0; } while (/*CONSTCOND*/ 0) | CPU_TRAP = 0; } while (/*CONSTCOND*/ 0) |
| #define CPU_STI do { CPU_FLAG |= I_FLAG; \ | #define CPU_STI do { CPU_FLAG |= I_FLAG; \ |
| CPU_TRAP = (CPU_FLAG >> 8) & 1; } while (/*CONSTCOND*/0) | CPU_TRAP = (CPU_FLAG >> 8) & 1; } while (/*CONSTCOND*/0) |
| #define CPU_GDTR_LIMIT cpu_sysregs.gdtr_limit | #define CPU_GDTR_LIMIT CPU_STATSAVE.cpu_sysregs.gdtr_limit |
| #define CPU_GDTR_BASE cpu_sysregs.gdtr_base | #define CPU_GDTR_BASE CPU_STATSAVE.cpu_sysregs.gdtr_base |
| #define CPU_IDTR_LIMIT cpu_sysregs.idtr_limit | #define CPU_IDTR_LIMIT CPU_STATSAVE.cpu_sysregs.idtr_limit |
| #define CPU_IDTR_BASE cpu_sysregs.idtr_base | #define CPU_IDTR_BASE CPU_STATSAVE.cpu_sysregs.idtr_base |
| #define CPU_LDTR cpu_sysregs.ldtr | #define CPU_LDTR CPU_STATSAVE.cpu_sysregs.ldtr |
| #define CPU_LDTR_DESC cpu_sysregs.ldtr_desc | #define CPU_LDTR_DESC CPU_STATSAVE.cpu_stat.ldtr |
| #define CPU_LDTR_BASE cpu_sysregs.ldtr_desc.u.seg.segbase | #define CPU_LDTR_BASE CPU_STATSAVE.cpu_stat.ldtr.u.seg.segbase |
| #define CPU_LDTR_END cpu_sysregs.ldtr_desc.u.seg.segend | #define CPU_LDTR_END CPU_STATSAVE.cpu_stat.ldtr.u.seg.segend |
| #define CPU_LDTR_LIMIT cpu_sysregs.ldtr_desc.u.seg.limit | #define CPU_LDTR_LIMIT CPU_STATSAVE.cpu_stat.ldtr.u.seg.limit |
| #define CPU_TR cpu_sysregs.tr | #define CPU_TR CPU_STATSAVE.cpu_sysregs.tr |
| #define CPU_TR_DESC cpu_sysregs.tr_desc | #define CPU_TR_DESC CPU_STATSAVE.cpu_stat.tr |
| #define CPU_TR_BASE cpu_sysregs.tr_desc.u.seg.segbase | #define CPU_TR_BASE CPU_STATSAVE.cpu_stat.tr.u.seg.segbase |
| #define CPU_TR_END cpu_sysregs.tr_desc.u.seg.segend | #define CPU_TR_END CPU_STATSAVE.cpu_stat.tr.u.seg.segend |
| #define CPU_TR_LIMIT cpu_sysregs.tr_desc.u.seg.limit | #define CPU_TR_LIMIT CPU_STATSAVE.cpu_stat.tr.u.seg.limit |
| #define CPU_CR0 cpu_sysregs.cr0 | /* |
| #define CPU_CR1 cpu_sysregs.cr1 | * control register |
| #define CPU_CR2 cpu_sysregs.cr2 | */ |
| #define CPU_CR3 cpu_sysregs.cr3 | #define CPU_MSW CPU_STATSAVE.cpu_sysregs.cr0 |
| #define CPU_CR4 cpu_sysregs.cr4 | |
| #define CPU_MXCSR cpu_sysregs.mxcsr | #define CPU_CR0 CPU_STATSAVE.cpu_sysregs.cr0 |
| #define CPU_CR1 CPU_STATSAVE.cpu_sysregs.cr1 | |
| #define CPU_CR0_PE (1 << 0) | #define CPU_CR2 CPU_STATSAVE.cpu_sysregs.cr2 |
| #define CPU_CR0_MP (1 << 1) | #define CPU_CR3 CPU_STATSAVE.cpu_sysregs.cr3 |
| #define CPU_CR0_EM (1 << 2) | #define CPU_CR4 CPU_STATSAVE.cpu_sysregs.cr4 |
| #define CPU_CR0_TS (1 << 3) | #define CPU_MXCSR CPU_STATSAVE.cpu_sysregs.mxcsr |
| #define CPU_CR0_ET (1 << 4) | |
| #define CPU_CR0_NE (1 << 5) | #define CPU_CR0_PE (1 << 0) |
| #define CPU_CR0_WP (1 << 16) | #define CPU_CR0_MP (1 << 1) |
| #define CPU_CR0_AM (1 << 18) | #define CPU_CR0_EM (1 << 2) |
| #define CPU_CR0_NW (1 << 29) | #define CPU_CR0_TS (1 << 3) |
| #define CPU_CR0_CD (1 << 30) | #define CPU_CR0_ET (1 << 4) |
| #define CPU_CR0_PG (1 << 31) | #define CPU_CR0_NE (1 << 5) |
| #define CPU_CR0_WP (1 << 16) | |
| #define CPU_CR3_PD_MASK 0xfffff000 | #define CPU_CR0_AM (1 << 18) |
| #define CPU_CR3_PWT (1 << 3) | #define CPU_CR0_NW (1 << 29) |
| #define CPU_CR3_PCD (1 << 4) | #define CPU_CR0_CD (1 << 30) |
| #define CPU_CR0_PG (1 << 31) | |
| #define CPU_CR3_PD_MASK 0xfffff000 | |
| #define CPU_CR3_PWT (1 << 3) | |
| #define CPU_CR3_PCD (1 << 4) | |
| #define CPU_CR3_MASK (CPU_CR3_PD_MASK|CPU_CR3_PWT|CPU_CR3_PCD) | |
| #define CPU_CR4_VME (1 << 0) | #define CPU_CR4_VME (1 << 0) |
| #define CPU_CR4_PVI (1 << 1) | #define CPU_CR4_PVI (1 << 1) |
| Line 439 void set_eflags(DWORD new_flags, DWORD m | Line 515 void set_eflags(DWORD new_flags, DWORD m |
| void ia32_init(void); | void ia32_init(void); |
| void ia32_initreg(void); | |
| void ia32_setextsize(UINT32 size); | |
| void ia32reset(void); | void ia32reset(void); |
| void ia32shut(void); | |
| void ia32(void); | void ia32(void); |
| void ia32withtrap(void); | void ia32withtrap(void); |
| void ia32withdma(void); | void ia32withdma(void); |
| Line 454 void exec_1step(void); | Line 533 void exec_1step(void); |
| #define INST_STRING (1 << 1) | #define INST_STRING (1 << 1) |
| #define REP_CHECKZF (1 << 7) | #define REP_CHECKZF (1 << 7) |
| void disasm(WORD cs, DWORD maddr); | int disasm(DWORD *eip, char *buf, size_t size); |
| void ia32_printf(const char *buf, ...); | void ia32_printf(const char *buf, ...); |
| void ia32_warning(const char *buf, ...); | void ia32_warning(const char *buf, ...); |
| Line 464 void ia32_bioscall(void); | Line 543 void ia32_bioscall(void); |
| void FASTCALL change_pm(BOOL onoff); | void FASTCALL change_pm(BOOL onoff); |
| void FASTCALL change_vm(BOOL onoff); | void FASTCALL change_vm(BOOL onoff); |
| void FASTCALL change_pg(BOOL onoff); | |
| extern BYTE szpcflag[0x200]; | extern const UINT8 iflags[]; |
| #define szpcflag iflags | |
| extern BYTE szpflag_w[0x10000]; | extern BYTE szpflag_w[0x10000]; |
| extern BYTE *reg8_b20[0x100]; | extern BYTE *reg8_b20[0x100]; |
| Line 475 extern WORD *reg16_b53[0x100]; | Line 556 extern WORD *reg16_b53[0x100]; |
| extern DWORD *reg32_b20[0x100]; | extern DWORD *reg32_b20[0x100]; |
| extern DWORD *reg32_b53[0x100]; | extern DWORD *reg32_b53[0x100]; |
| extern const char *reg8_str[8]; | |
| extern const char *reg16_str[8]; | |
| extern const char *reg32_str[8]; | |
| char *cpu_reg2str(void); | |
| #if defined(USE_FPU) | |
| char *fpu_reg2str(void); | |
| #endif | |
| void dbg_printf(const char *str, ...); | |
| // ---- i286 | |
| typedef struct { | |
| SINT32 remainclock; | |
| SINT32 baseclock; | |
| UINT32 clock; | |
| UINT32 adrsmask; // ? | |
| UINT32 inport; // ? | |
| UINT8 resetreq; | |
| UINT8 itfbank; | |
| } I386STAT; | |
| typedef struct { // for ver0.73 | |
| BYTE *ext; | |
| UINT32 extsize; | |
| } I386EXT; | |
| typedef struct { | |
| I386STAT s; // STATsaveされる奴 | |
| I386EXT e; | |
| } I386CORE; | |
| extern I386CORE i386core; | |
| #define CPU_STATSAVE i386core.s | |
| #define CPU_REMCLOCK i386core.s.remainclock | |
| #define CPU_BASECLOCK i386core.s.baseclock | |
| #define CPU_CLOCK i386core.s.clock | |
| #define CPU_ADRSMASK i386core.s.adrsmask | |
| #define CPU_RESETREQ i386core.s.resetreq | |
| #define CPU_ITFBANK i386core.s.itfbank | |
| #define CPU_INPADRS i386core.s.inport | |
| #define CPU_EXTMEM i386core.e.ext | /* |
| #define CPU_EXTMEMSIZE i386core.e.extsize | * Misc. |
| */ | |
| void gdtr_dump(DWORD base, DWORD limit); | |
| void idtr_dump(DWORD base, DWORD limit); | |
| void ldtr_dump(DWORD base, DWORD limit); | |
| void tr_dump(WORD selector, DWORD base, DWORD limit); | |
| #ifdef __cplusplus | #ifdef __cplusplus |
| } | } |
| #endif | #endif |
| #include "cpu_io.h" | |
| #include "cpu_mem.h" | |
| #include "exception.h" | |
| #include "paging.h" | |
| #include "resolve.h" | |
| #include "task.h" | |
| #endif /* !IA32_CPU_CPU_H__ */ | #endif /* !IA32_CPU_CPU_H__ */ |