|
|
| version 1.1, 2003/12/08 00:55:31 | version 1.6, 2004/02/03 14:49:39 |
|---|---|
| Line 34 | Line 34 |
| extern "C" { | extern "C" { |
| #endif | #endif |
| /* enter/leave paging mode */ | /* |
| void FASTCALL change_pg(int onoff); | * ページ・ディレクトリ・エントリ (4K バイトページ使用時) |
| * | |
| * 31 12 11 9 8 7 6 5 4 3 2 1 0 | |
| * +----------------------------------------+------+-+--+-+-+---+---+---+---+-+ | |
| * | ページ・テーブルのベース・アドレス |使用可|G|PS|0|A|PCD|PWT|U/S|R/W|P| | |
| * +----------------------------------------+------+-+--+-+-+---+---+---+---+-+ | |
| * | | | | | | | | | | | |
| * 9-11: システム・プログラマが使用可能 --------+ | | | | | | | | | | |
| * 8: グローバル・ページ(無視される) ------------+ | | | | | | | | | |
| * 7: ページ・サイズ (0 = 4k バイトページ) ---------+ | | | | | | | | |
| * 6: 予約 (0) ---------------------------------------+ | | | | | | | |
| * 5: アクセス -----------------------------------------+ | | | | | | |
| * 4: キャッシュ無効 --------------------------------------+ | | | | | |
| * 3: ライトスルー --------------------------------------------+ | | | | |
| * 2: ユーザ/スーパバイザ (0 = スーパバイザ) ---------------------+ | | | |
| * 1: 読み取り/書き込み (0 = 読み取りのみ) ---------------------------+ | | |
| * 0: ページ存在 ---------------------------------------------------------+ | |
| */ | |
| #define CPU_PDE_BASEADDR_MASK 0xfffff000 | |
| #define CPU_PDE_PAGE_SIZE (1 << 7) | |
| #define CPU_PDE_ACCESS (1 << 5) | |
| #define CPU_PDE_CACHE_DISABLE (1 << 4) | |
| #define CPU_PDE_WRITE_THROUGH (1 << 3) | |
| #define CPU_PDE_USER_MODE (1 << 2) | |
| #define CPU_PDE_WRITABLE (1 << 1) | |
| #define CPU_PDE_PRESENT (1 << 0) | |
| /* paging check */ | /* |
| void MEMCALL paging_check(DWORD laddr, DWORD length, int rw); | * ページ・ディレクトリ・エントリ (4M バイトページ使用時) |
| * | |
| * 31 22 21 12 11 9 8 7 6 5 4 3 2 1 0 | |
| * +----------------------------+-----------+------+-+--+-+-+---+---+---+---+-+ | |
| * |ページテーブルの物理アドレス| 予約済み |使用可|G|PS|D|A|PCD|PWT|U/S|R/W|P| | |
| * +----------------------------+-----------+------+-+--+-+-+---+---+---+---+-+ | |
| * | | | | | | | | | | | |
| * 9-11: システム・プログラマが使用可能 --------+ | | | | | | | | | | |
| * 8: グローバル・ページ ------------------------+ | | | | | | | | | |
| * 7: ページ・サイズ (1 = 4M バイトページ) ---------+ | | | | | | | | |
| * 6: ダーティ ---------------------------------------+ | | | | | | | |
| * 5: アクセス -----------------------------------------+ | | | | | | |
| * 4: キャッシュ無効 --------------------------------------+ | | | | | |
| * 3: ライトスルー --------------------------------------------+ | | | | |
| * 2: ユーザ/スーパバイザ (0 = スーパバイザ) ---------------------+ | | | |
| * 1: 読み取り/書き込み (0 = 読み取りのみ) ---------------------------+ | | |
| * 0: ページ存在 ---------------------------------------------------------+ | |
| */ | |
| #define CPU_PDE_4M_BASEADDR_MASK 0xffc00000 | |
| #define CPU_PDE_4M_GLOBAL_PAGE (1 << 8) | |
| #define CPU_PDE_4M_PAGE_SIZE (1 << 7) | |
| #define CPU_PDE_4M_DIRTY (1 << 6) | |
| #define CPU_PDE_4M_ACCESS (1 << 5) | |
| #define CPU_PDE_4M_CACHE_DISABLE (1 << 4) | |
| #define CPU_PDE_4M_WRITE_THROUGH (1 << 3) | |
| #define CPU_PDE_4M_USER_MODE (1 << 2) | |
| #define CPU_PDE_4M_WRITABLE (1 << 1) | |
| #define CPU_PDE_4M_PRESENT (1 << 0) | |
| /* | |
| * ページ・テーブル・エントリ (4k バイト・ページ) | |
| * | |
| * 31 12 11 9 8 7 6 5 4 3 2 1 0 | |
| * +----------------------------------------+------+-+-+-+-+---+---+---+---+-+ | |
| * | ページのベース・アドレス |使用可|G|0|D|A|PCD|PWT|U/S|R/W|P| | |
| * +----------------------------------------+------+-+-+-+-+---+---+---+---+-+ | |
| * | | | | | | | | | | | |
| * 9-11: システム・プログラマが使用可能 -------+ | | | | | | | | | | |
| * 8: グローバル・ページ -----------------------+ | | | | | | | | | |
| * 7: 予約 (0) -----------------------------------+ | | | | | | | | |
| * 6: ダーティ -------------------------------------+ | | | | | | | |
| * 5: アクセス ---------------------------------------+ | | | | | | |
| * 4: キャッシュ無効 ------------------------------------+ | | | | | |
| * 3: ライトスルー ------------------------------------------+ | | | | |
| * 2: ユーザ/スーパバイザ (0 = スーパバイザ) -------------------+ | | | |
| * 1: 読み取り/書き込み (0 = 読み取りのみ) -------------------------+ | | |
| * 0: ページ存在 -------------------------------------------------------+ | |
| */ | |
| #define CPU_PTE_BASEADDR_MASK 0xfffff000 | |
| #define CPU_PTE_GLOBAL_PAGE (1 << 8) | |
| #define CPU_PTE_DIRTY (1 << 6) | |
| #define CPU_PTE_ACCESS (1 << 5) | |
| #define CPU_PTE_CACHE_DISABLE (1 << 4) | |
| #define CPU_PTE_WRITE_THROUGH (1 << 3) | |
| #define CPU_PTE_USER_MODE (1 << 2) | |
| #define CPU_PTE_WRITABLE (1 << 1) | |
| #define CPU_PTE_PRESENT (1 << 0) | |
| /* paging_check(): rw */ | /* paging_check(): rw */ |
| #define CPU_PAGING_PAGE_READ (0 << 0) | #define CPU_PAGING_PAGE_READ (0 << 0) |
| #define CPU_PAGING_PAGE_WRITE (1 << 0) | #define CPU_PAGING_PAGE_WRITE (1 << 0) |
| #define CPU_PAGING_PAGE_CODE (1 << 1) | |
| #define CPU_PAGING_PAGE_DATA (1 << 2) | |
| /* enter/leave paging mode */ | |
| void FASTCALL change_pg(int onoff); | |
| /* paging check */ | |
| void MEMCALL paging_check(DWORD laddr, DWORD length, int rw); | |
| /* | /* |
| * linear address function | * linear address function |
| */ | */ |
| DWORD MEMCALL cpu_linear_memory_read(DWORD address, DWORD length, int code); | DWORD MEMCALL cpu_linear_memory_read(DWORD address, DWORD length, int code); |
| void MEMCALL cpu_linear_memory_write(DWORD address, DWORD length, DWORD value); | void MEMCALL cpu_linear_memory_write(DWORD address, DWORD value, DWORD length); |
| /* cpu_linear_memory_read(): code */ | |
| #define CPU_PAGING_PAGE_CODE (1 << 1) | |
| #define CPU_PAGING_PAGE_DATA (1 << 2) | |
| #define cpu_lmemoryread(a) \ | #define cpu_lmemoryread(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| (BYTE)cpu_linear_memory_read(a, 1, FALSE) : \ | cpu_memoryread(a) : \ |
| cpu_memoryread(a); | (BYTE)cpu_linear_memory_read(a,1,FALSE) |
| #define cpu_lmemoryread_w(a) \ | #define cpu_lmemoryread_w(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| (WORD)cpu_linear_memory_read(a, 2, FALSE) : \ | cpu_memoryread_w(a) : \ |
| cpu_memoryread_w(a); | (WORD)cpu_linear_memory_read(a,2,FALSE) |
| #define cpu_lmemoryread_d(a) \ | #define cpu_lmemoryread_d(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| cpu_linear_memory_read(a, 4, FALSE) : \ | cpu_memoryread_d(a) : \ |
| cpu_memoryread_d(a); | cpu_linear_memory_read(a,4,FALSE) |
| #define cpu_lmemorywrite(a,v) \ | #define cpu_lmemorywrite(a,v) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| cpu_linear_memory_write(a, 1, v) : \ | cpu_memorywrite(a,v) : \ |
| cpu_memorywrite(a,v); | cpu_linear_memory_write(a,v,1) |
| #define cpu_lmemorywrite_w(a,v) \ | #define cpu_lmemorywrite_w(a,v) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| cpu_linear_memory_write(a, 2, v) : \ | cpu_memorywrite_w(a,v) : \ |
| cpu_memorywrite_w(a,v); | cpu_linear_memory_write(a,v,2) |
| #define cpu_lmemorywrite_d(a,v) \ | #define cpu_lmemorywrite_d(a,v) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| cpu_linear_memory_write(a, 4, v) : \ | cpu_memorywrite_d(a,v) : \ |
| cpu_memorywrite_d(a,v); | cpu_linear_memory_write(a,v,4) |
| #define cpu_lcmemoryread(a) \ | #define cpu_lcmemoryread(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| (BYTE)cpu_linear_memory_read(a, 1, TRUE) : \ | cpu_memoryread(a) : \ |
| cpu_memoryread(a); | (BYTE)cpu_linear_memory_read(a,1,TRUE) |
| #define cpu_lcmemoryread_w(a) \ | #define cpu_lcmemoryread_w(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| (WORD)cpu_linear_memory_read(a, 2, TRUE) : \ | cpu_memoryread_w(a) : \ |
| cpu_memoryread_w(a); | (WORD)cpu_linear_memory_read(a,2,TRUE) |
| #define cpu_lcmemoryread_d(a) \ | #define cpu_lcmemoryread_d(a) \ |
| (CPU_STAT_PAGING) ? \ | (!CPU_STAT_PAGING) ? \ |
| cpu_linear_memory_read(a, 4, TRUE) : \ | cpu_memoryread_d(a) : \ |
| cpu_memoryread_d(a); | cpu_linear_memory_read(a,4,TRUE) |
| #define set_CR3(cr3) \ | |
| do { \ | |
| CPU_CR3 = (cr3) & CPU_CR3_MASK; \ | |
| CPU_STAT_PDE_BASE = CPU_CR3 & CPU_CR3_PD_MASK; \ | |
| tlb_flush(FALSE); \ | |
| } while (/*CONSTCOND*/ 0) | |
| /* | /* |
| * TLB function | * TLB function |
| Line 99 void MEMCALL cpu_linear_memory_write(DWO | Line 193 void MEMCALL cpu_linear_memory_write(DWO |
| void tlb_init(); | void tlb_init(); |
| void tlb_flush(BOOL allflush); | void tlb_flush(BOOL allflush); |
| void tlb_flush_page(DWORD vaddr); | void tlb_flush_page(DWORD vaddr); |
| #ifdef __cplusplus | #ifdef __cplusplus |
| } | } |
| #endif | #endif |