|
|
| version 1.16, 2004/03/08 12:56:22 | version 1.17, 2004/03/12 13:34:08 |
|---|---|
| Line 161 task_switch(selector_t *task_sel, task_s | Line 161 task_switch(selector_t *task_sel, task_s |
| UINT32 regs[CPU_REG_NUM]; | UINT32 regs[CPU_REG_NUM]; |
| UINT32 eip; | UINT32 eip; |
| UINT32 new_flags; | UINT32 new_flags; |
| UINT32 mask; | |
| UINT32 cr3 = 0; | UINT32 cr3 = 0; |
| UINT16 sreg[CPU_SEGREG_NUM]; | UINT16 sreg[CPU_SEGREG_NUM]; |
| UINT16 ldtr; | UINT16 ldtr; |
| UINT16 iobase; | UINT16 iobase; |
| #if defined(IA32_SUPPORT_DEBUG_REGISTER) | |
| UINT16 t; | UINT16 t; |
| #endif | |
| selector_t cs_sel; | selector_t cs_sel; |
| int rv; | int rv; |
| Line 177 task_switch(selector_t *task_sel, task_s | Line 174 task_switch(selector_t *task_sel, task_s |
| UINT32 task_base; /* new task state */ | UINT32 task_base; /* new task state */ |
| UINT32 old_flags = REAL_EFLAGREG; | UINT32 old_flags = REAL_EFLAGREG; |
| BOOL task16; | BOOL task16; |
| UINT nsreg; | |
| UINT i; | UINT i; |
| VERBOSE(("task_switch: start")); | VERBOSE(("task_switch: start")); |
| Line 190 task_switch(selector_t *task_sel, task_s | Line 186 task_switch(selector_t *task_sel, task_s |
| EXCEPTION(TS_EXCEPTION, task_sel->idx); | EXCEPTION(TS_EXCEPTION, task_sel->idx); |
| } | } |
| task16 = FALSE; | task16 = FALSE; |
| nsreg = CPU_SEGREG_NUM; | |
| break; | break; |
| case CPU_SYSDESC_TYPE_TSS_16: | case CPU_SYSDESC_TYPE_TSS_16: |
| Line 199 task_switch(selector_t *task_sel, task_s | Line 194 task_switch(selector_t *task_sel, task_s |
| EXCEPTION(TS_EXCEPTION, task_sel->idx); | EXCEPTION(TS_EXCEPTION, task_sel->idx); |
| } | } |
| task16 = TRUE; | task16 = TRUE; |
| nsreg = CPU_SEGREG286_NUM; | |
| break; | break; |
| default: | default: |
| ia32_panic("task_switch: descriptor type is invalid."); | ia32_panic("task_switch: descriptor type is invalid."); |
| task16 = FALSE; /* compiler happy */ | task16 = FALSE; /* compiler happy */ |
| nsreg = CPU_SEGREG_NUM; /* compiler happy */ | |
| break; | break; |
| } | } |
| Line 244 task_switch(selector_t *task_sel, task_s | Line 237 task_switch(selector_t *task_sel, task_s |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| regs[i] = cpu_kmemoryread_d(task_base + 40 + i * 4); | regs[i] = cpu_kmemoryread_d(task_base + 40 + i * 4); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG_NUM; i++) { |
| sreg[i] = cpu_kmemoryread_w(task_base + 72 + i * 4); | sreg[i] = cpu_kmemoryread_w(task_base + 72 + i * 4); |
| } | } |
| ldtr = cpu_kmemoryread_w(task_base + 96); | ldtr = cpu_kmemoryread_w(task_base + 96); |
| #if defined(IA32_SUPPORT_DEBUG_REGISTER) | |
| t = cpu_kmemoryread_w(task_base + 100); | t = cpu_kmemoryread_w(task_base + 100); |
| if (t & 1) { | if (t & 1) { |
| CPU_STAT_BP_EVENT |= CPU_STAT_BP_EVENT_TASK; | CPU_STAT_BP_EVENT |= CPU_STAT_BP_EVENT_TASK; |
| } | } |
| #endif | |
| iobase = cpu_kmemoryread_w(task_base + 102); | iobase = cpu_kmemoryread_w(task_base + 102); |
| } else { | } else { |
| eip = cpu_kmemoryread_w(task_base + 14); | eip = cpu_kmemoryread_w(task_base + 14); |
| Line 261 task_switch(selector_t *task_sel, task_s | Line 252 task_switch(selector_t *task_sel, task_s |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| regs[i] = cpu_kmemoryread_w(task_base + 18 + i * 2); | regs[i] = cpu_kmemoryread_w(task_base + 18 + i * 2); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG286_NUM; i++) { |
| sreg[i] = cpu_kmemoryread_w(task_base + 34 + i * 2); | sreg[i] = cpu_kmemoryread_w(task_base + 34 + i * 2); |
| } | } |
| ldtr = cpu_kmemoryread_w(task_base + 42); | ldtr = cpu_kmemoryread_w(task_base + 42); |
| iobase = 0; | iobase = 0; |
| t = 0; | |
| } | } |
| #if defined(DEBUG) | #if defined(DEBUG) |
| VERBOSE(("task_switch: current task")); | VERBOSE(("task_switch: current task")); |
| if (!task16) { | |
| VERBOSE(("task_switch: CR3 = 0x%08x", CPU_CR3)); | |
| } | |
| VERBOSE(("task_switch: eip = 0x%08x", CPU_EIP)); | VERBOSE(("task_switch: eip = 0x%08x", CPU_EIP)); |
| VERBOSE(("task_switch: eflags = 0x%08x", old_flags)); | VERBOSE(("task_switch: eflags = 0x%08x", old_flags)); |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| VERBOSE(("task_switch: regs[%d] = 0x%08x", i, CPU_REGS_DWORD(i))); | VERBOSE(("task_switch: regs[%d] = 0x%08x", i, CPU_REGS_DWORD(i))); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG_NUM; i++) { |
| VERBOSE(("task_switch: sreg[%d] = 0x%04x", i, CPU_REGS_SREG(i))); | VERBOSE(("task_switch: sreg[%d] = 0x%04x", i, CPU_REGS_SREG(i))); |
| } | } |
| VERBOSE(("task_switch: ldtr = 0x%04x", CPU_LDTR)); | |
| VERBOSE(("task_switch: new task")); | VERBOSE(("task_switch: new task")); |
| if (!task16) { | if (!task16) { |
| Line 288 task_switch(selector_t *task_sel, task_s | Line 284 task_switch(selector_t *task_sel, task_s |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| VERBOSE(("task_switch: regs[%d] = 0x%08x", i, regs[i])); | VERBOSE(("task_switch: regs[%d] = 0x%08x", i, regs[i])); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG_NUM; i++) { |
| VERBOSE(("task_switch: sreg[%d] = 0x%04x", i, sreg[i])); | VERBOSE(("task_switch: sreg[%d] = 0x%04x", i, sreg[i])); |
| } | } |
| VERBOSE(("task_switch: ldtr = 0x%04x", ldtr)); | VERBOSE(("task_switch: ldtr = 0x%04x", ldtr)); |
| Line 327 task_switch(selector_t *task_sel, task_s | Line 323 task_switch(selector_t *task_sel, task_s |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| cpu_kmemorywrite_d(cur_base + 40 + i * 4, CPU_REGS_DWORD(i)); | cpu_kmemorywrite_d(cur_base + 40 + i * 4, CPU_REGS_DWORD(i)); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG_NUM; i++) { |
| cpu_kmemorywrite_w(cur_base + 72 + i * 4, CPU_REGS_SREG(i)); | cpu_kmemorywrite_w(cur_base + 72 + i * 4, CPU_REGS_SREG(i)); |
| } | } |
| } else { | } else { |
| Line 336 task_switch(selector_t *task_sel, task_s | Line 332 task_switch(selector_t *task_sel, task_s |
| for (i = 0; i < CPU_REG_NUM; i++) { | for (i = 0; i < CPU_REG_NUM; i++) { |
| cpu_kmemorywrite_w(cur_base + 18 + i * 2, CPU_REGS_WORD(i)); | cpu_kmemorywrite_w(cur_base + 18 + i * 2, CPU_REGS_WORD(i)); |
| } | } |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < CPU_SEGREG286_NUM; i++) { |
| cpu_kmemorywrite_w(cur_base + 34 + i * 2, CPU_REGS_SREG(i)); | cpu_kmemorywrite_w(cur_base + 34 + i * 2, CPU_REGS_SREG(i)); |
| } | } |
| } | } |
| Line 427 task_switch(selector_t *task_sel, task_s | Line 423 task_switch(selector_t *task_sel, task_s |
| } | } |
| /* set new EFLAGS */ | /* set new EFLAGS */ |
| mask = I_FLAG|IOPL_FLAG|RF_FLAG|VM_FLAG|VIF_FLAG|VIP_FLAG; | #if defined(IA32_DONT_USE_SET_EFLAGS_FUNCTION) |
| set_eflags(new_flags, mask); | CPU_EFLAG = new_flags; |
| CPU_OV = CPU_FLAG & O_FLAG; | |
| CPU_TRAP = (CPU_FLAG & (I_FLAG|T_FLAG)) == (I_FLAG|T_FLAG); | |
| if ((old_flags ^ CPU_EFLAG) & VM_FLAG) { | |
| if (CPU_EFLAG & VM_FLAG) { | |
| change_vm(1); | |
| } else { | |
| change_vm(0); | |
| } | |
| } | |
| #else | |
| set_eflags(new_flags, I_FLAG|IOPL_FLAG|RF_FLAG|VM_FLAG|VIF_FLAG|VIP_FLAG); | |
| #endif | |
| /* I/O deny bitmap */ | /* I/O deny bitmap */ |
| if (!task16) { | if (!task16) { |