|
|
| version 1.4, 2004/01/15 15:49:52 | version 1.5, 2004/01/23 14:33:26 |
|---|---|
| Line 69 load_tr(WORD selector) | Line 69 load_tr(WORD selector) |
| } | } |
| #if defined(DEBUG) | #if defined(DEBUG) |
| { | tr_dump(task_sel.selector, task_sel.desc.u.seg.segbase, task_sel.desc.u.seg.limit); |
| DWORD v; | |
| DWORD i; | |
| VERBOSE(("load_tr: selector = %04x", task_sel.selector)); | |
| for (i = 0; i < task_sel.desc.u.seg.limit; i += 4) { | |
| v = cpu_lmemoryread_d(task_sel.desc.u.seg.segbase + i); | |
| VERBOSE(("load_tr: %08x: %08x", task_sel.desc.u.seg.segbase + i, v)); | |
| } | |
| } | |
| #endif | #endif |
| CPU_SET_TASK_BUSY(&task_sel.desc); | CPU_SET_TASK_BUSY(&task_sel.desc); |
| Line 87 load_tr(WORD selector) | Line 78 load_tr(WORD selector) |
| } | } |
| void | void |
| get_stack_from_tss(DWORD pl, WORD* new_ss, DWORD* new_esp) | get_stack_from_tss(DWORD pl, WORD *new_ss, DWORD *new_esp) |
| { | { |
| DWORD tss_stack_addr; | DWORD tss_stack_addr; |
| __ASSERT(pl < 3); | __ASSERT(pl < 3); |
| switch (CPU_TR_DESC.type) { | if (CPU_TR_DESC.type == CPU_SYSDESC_TYPE_TSS_BUSY_32) { |
| case CPU_SYSDESC_TYPE_TSS_BUSY_32: | |
| tss_stack_addr = pl * 8 + 4; | tss_stack_addr = pl * 8 + 4; |
| if (tss_stack_addr + 7 > CPU_TR_DESC.u.seg.limit) { | if (tss_stack_addr + 7 > CPU_TR_DESC.u.seg.limit) { |
| EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); | EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); |
| Line 102 get_stack_from_tss(DWORD pl, WORD* new_s | Line 92 get_stack_from_tss(DWORD pl, WORD* new_s |
| tss_stack_addr += CPU_TR_DESC.u.seg.segbase; | tss_stack_addr += CPU_TR_DESC.u.seg.segbase; |
| *new_esp = cpu_lmemoryread_d(tss_stack_addr); | *new_esp = cpu_lmemoryread_d(tss_stack_addr); |
| *new_ss = cpu_lmemoryread_w(tss_stack_addr + 4); | *new_ss = cpu_lmemoryread_w(tss_stack_addr + 4); |
| break; | } else if (CPU_TR_DESC.type == CPU_SYSDESC_TYPE_TSS_BUSY_16) { |
| case CPU_SYSDESC_TYPE_TSS_BUSY_16: | |
| tss_stack_addr = pl * 4 + 2; | tss_stack_addr = pl * 4 + 2; |
| if (tss_stack_addr + 3 > CPU_TR_DESC.u.seg.limit) { | if (tss_stack_addr + 3 > CPU_TR_DESC.u.seg.limit) { |
| EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); | EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); |
| Line 112 get_stack_from_tss(DWORD pl, WORD* new_s | Line 100 get_stack_from_tss(DWORD pl, WORD* new_s |
| tss_stack_addr += CPU_TR_DESC.u.seg.segbase; | tss_stack_addr += CPU_TR_DESC.u.seg.segbase; |
| *new_esp = cpu_lmemoryread_w(tss_stack_addr); | *new_esp = cpu_lmemoryread_w(tss_stack_addr); |
| *new_ss = cpu_lmemoryread_w(tss_stack_addr + 2); | *new_ss = cpu_lmemoryread_w(tss_stack_addr + 2); |
| break; | } else { |
| ia32_panic("get_stack_from_tss: task register is invalid (%d)\n", CPU_TR_DESC.type); | |
| default: | |
| ia32_panic("get_stack_from_tss: TR is invalid (%d)\n", | |
| CPU_TR_DESC.type); | |
| break; | |
| } | } |
| VERBOSE(("get_stack_from_tss: new_esp = 0x%08x, new_ss = 0x%04x", *new_esp, *new_ss)); | VERBOSE(("get_stack_from_tss: new_esp = 0x%08x, new_ss = 0x%04x", *new_esp, *new_ss)); |
| Line 137 get_link_selector_from_tss() | Line 121 get_link_selector_from_tss() |
| EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); | EXCEPTION(TS_EXCEPTION, CPU_TR & ~3); |
| } | } |
| } else { | } else { |
| ia32_panic("get_link_selector_from_tss: TR is invalid (%d)\n", | ia32_panic("get_link_selector_from_tss: task register is invalid (%d)\n", CPU_TR_DESC.type); |
| CPU_TR_DESC.type); | |
| return 0; /* compiler happy */ | |
| } | } |
| backlink = cpu_lmemoryread_w(CPU_TR_DESC.u.seg.segbase); | backlink = cpu_lmemoryread_w(CPU_TR_DESC.u.seg.segbase); |
| Line 165 task_switch(selector_t* task_sel, int ty | Line 147 task_switch(selector_t* task_sel, int ty |
| DWORD task_base; /* new task state */ | DWORD task_base; /* new task state */ |
| DWORD old_flags = REAL_EFLAGREG; | DWORD old_flags = REAL_EFLAGREG; |
| BOOL task16; | BOOL task16; |
| int nsreg; | DWORD nsreg; |
| int i; | DWORD i; |
| VERBOSE(("task_switch: start")); | VERBOSE(("task_switch: start")); |
| Line 203 task_switch(selector_t* task_sel, int ty | Line 185 task_switch(selector_t* task_sel, int ty |
| } | } |
| #if defined(DEBUG) | #if defined(DEBUG) |
| { | { |
| DWORD v; | DWORD v; |
| VERBOSE(("task_switch: new task")); | VERBOSE(("task_switch: new task")); |
| for (i = 0; i < task_sel->desc.u.seg.limit; i += 4) { | for (i = 0; i < task_sel->desc.u.seg.limit; i += 4) { |
| v = cpu_lmemoryread_d(task_base + i); | v = cpu_lmemoryread_d(task_base + i); |
| VERBOSE(("task_switch: 0x%08x: %08x", task_base + i, v)); | VERBOSE(("task_switch: 0x%08x: %08x", task_base + i,v)); |
| } | |
| } | } |
| } | |
| #endif | #endif |
| if (CPU_STAT_PAGING) { | if (CPU_STAT_PAGING) { |
| Line 301 task_switch(selector_t* task_sel, int ty | Line 283 task_switch(selector_t* task_sel, int ty |
| for (i = 0; i < nsreg; i++) { | for (i = 0; i < nsreg; i++) { |
| cpu_lmemorywrite_d(cur_base + 72 + i * 4, CPU_REGS_SREG(i)); | cpu_lmemorywrite_d(cur_base + 72 + i * 4, CPU_REGS_SREG(i)); |
| } | } |
| cpu_lmemorywrite_d(cur_base + 96, CPU_LDTR); | cpu_lmemorywrite_w(cur_base + 96, CPU_LDTR); |
| } else { | } else { |
| cpu_lmemorywrite_w(cur_base + 14, CPU_IP); | cpu_lmemorywrite_w(cur_base + 14, CPU_IP); |
| cpu_lmemorywrite_w(cur_base + 16, (WORD)old_flags); | cpu_lmemorywrite_w(cur_base + 16, (WORD)old_flags); |
| Line 315 task_switch(selector_t* task_sel, int ty | Line 297 task_switch(selector_t* task_sel, int ty |
| } | } |
| #if defined(DEBUG) | #if defined(DEBUG) |
| { | { |
| DWORD v; | DWORD v; |
| VERBOSE(("task_switch: current task")); | VERBOSE(("task_switch: current task")); |
| for (i = 0; i < CPU_TR_DESC.u.seg.limit; i += 4) { | for (i = 0; i < CPU_TR_DESC.u.seg.limit; i += 4) { |
| v = cpu_lmemoryread_d(cur_base + i); | v = cpu_lmemoryread_d(cur_base + i); |
| VERBOSE(("task_switch: 0x%08x: %08x", cur_base + i, v)); | VERBOSE(("task_switch: 0x%08x: %08x", cur_base + i, v)); |
| } | |
| } | } |
| } | |
| #endif | #endif |
| /* set back link selector */ | /* set back link selector */ |
| switch (type) { | switch (type) { |
| case TASK_SWITCH_CALL: | case TASK_SWITCH_CALL: |
| case TASK_SWITCH_INTR: | case TASK_SWITCH_INTR: |
| /* set back link selector */ | /* set back link selector */ |
| cpu_lmemorywrite_d(task_base, CPU_TR); | cpu_lmemorywrite_w(task_base, CPU_TR); |
| break; | break; |
| case TASK_SWITCH_IRET: | case TASK_SWITCH_IRET: |
| Line 345 task_switch(selector_t* task_sel, int ty | Line 327 task_switch(selector_t* task_sel, int ty |
| /* Now task switching! */ | /* Now task switching! */ |
| /* if CALL, INTR, set EFLAG image NT_FLAG */ | /* if CALL, INTR, set EFLAGS image NT_FLAG */ |
| /* if CALL, INTR, JMP set busy flag */ | /* if CALL, INTR, JMP set busy flag */ |
| switch (type) { | switch (type) { |
| case TASK_SWITCH_CALL: | case TASK_SWITCH_CALL: |
| Line 375 task_switch(selector_t* task_sel, int ty | Line 357 task_switch(selector_t* task_sel, int ty |
| CPU_TR_DESC = task_sel->desc; | CPU_TR_DESC = task_sel->desc; |
| /* load task state (CR3, EFLAG, EIP, GPR, segreg, LDTR) */ | /* load task state (CR3, EFLAG, EIP, GPR, segreg, LDTR) */ |
| if (CPU_STAT_PAGING) { | if (!task16) { |
| set_CR3(cr3); | set_CR3(cr3); |
| } | } |
| Line 434 task_switch(selector_t* task_sel, int ty | Line 416 task_switch(selector_t* task_sel, int ty |
| } | } |
| } | } |
| /* CS segment is not present */ | /* code segment is not present */ |
| rv = selector_is_not_present(&cs_sel); | rv = selector_is_not_present(&cs_sel); |
| if (rv < 0) { | if (rv < 0) { |
| EXCEPTION(NP_EXCEPTION, cs_sel.idx); | EXCEPTION(NP_EXCEPTION, cs_sel.idx); |
| Line 464 task_switch(selector_t* task_sel, int ty | Line 446 task_switch(selector_t* task_sel, int ty |
| CPU_STAT_IOLIMIT = 0; | CPU_STAT_IOLIMIT = 0; |
| } | } |
| /* out of range */ | |
| if (CPU_EIP > CPU_STAT_CS_LIMIT) { | |
| VERBOSE(("task_switch: new_ip is out of range. new_ip = %08x, limit = %08x", CPU_EIP, CPU_STAT_CS_LIMIT)); | |
| EXCEPTION(GP_EXCEPTION, 0); | |
| } | |
| VERBOSE(("task_switch: done.")); | VERBOSE(("task_switch: done.")); |
| } | } |