|
|
| version 1.5, 2003/12/26 03:41:05 | version 1.6, 2003/12/27 11:55:23 |
|---|---|
| Line 25 static void MEMCALL i286_wt(UINT32 addre | Line 25 static void MEMCALL i286_wt(UINT32 addre |
| static void MEMCALL tram_wt(UINT32 address, REG8 value) { | static void MEMCALL tram_wt(UINT32 address, REG8 value) { |
| CPU_REMCLOCK -= vramop.tramwait; | CPU_REMCLOCK -= MEMWAIT_TRAM; |
| if (address < 0xa2000) { | if (address < 0xa2000) { |
| mem[address] = (BYTE)value; | mem[address] = (BYTE)value; |
| tramupdate[LOW12(address >> 1)] = 1; | tramupdate[LOW12(address >> 1)] = 1; |
| Line 57 static void MEMCALL tram_wt(UINT32 addre | Line 57 static void MEMCALL tram_wt(UINT32 addre |
| static void MEMCALL vram_w0(UINT32 address, REG8 value) { | static void MEMCALL vram_w0(UINT32 address, REG8 value) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| mem[address] = (BYTE)value; | mem[address] = (BYTE)value; |
| vramupdate[LOW15(address)] |= 1; | vramupdate[LOW15(address)] |= 1; |
| gdcs.grphdisp |= 1; | gdcs.grphdisp |= 1; |
| Line 65 static void MEMCALL vram_w0(UINT32 addre | Line 65 static void MEMCALL vram_w0(UINT32 addre |
| static void MEMCALL vram_w1(UINT32 address, REG8 value) { | static void MEMCALL vram_w1(UINT32 address, REG8 value) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| mem[address + VRAM_STEP] = (BYTE)value; | mem[address + VRAM_STEP] = (BYTE)value; |
| vramupdate[LOW15(address)] |= 2; | vramupdate[LOW15(address)] |= 2; |
| gdcs.grphdisp |= 2; | gdcs.grphdisp |= 2; |
| Line 76 static void MEMCALL grcg_rmw0(UINT32 add | Line 76 static void MEMCALL grcg_rmw0(UINT32 add |
| REG8 mask; | REG8 mask; |
| BYTE *vram; | BYTE *vram; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| mask = ~value; | mask = ~value; |
| address = LOW15(address); | address = LOW15(address); |
| vramupdate[address] |= 1; | vramupdate[address] |= 1; |
| Line 105 static void MEMCALL grcg_rmw1(UINT32 add | Line 105 static void MEMCALL grcg_rmw1(UINT32 add |
| REG8 mask; | REG8 mask; |
| BYTE *vram; | BYTE *vram; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| mask = ~value; | mask = ~value; |
| address = LOW15(address); | address = LOW15(address); |
| vramupdate[address] |= 2; | vramupdate[address] |= 2; |
| Line 133 static void MEMCALL grcg_tdw0(UINT32 add | Line 133 static void MEMCALL grcg_tdw0(UINT32 add |
| BYTE *vram; | BYTE *vram; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| address = LOW15(address); | address = LOW15(address); |
| vramupdate[address] |= 1; | vramupdate[address] |= 1; |
| gdcs.grphdisp |= 1; | gdcs.grphdisp |= 1; |
| Line 157 static void MEMCALL grcg_tdw1(UINT32 add | Line 157 static void MEMCALL grcg_tdw1(UINT32 add |
| BYTE *vram; | BYTE *vram; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| address = LOW15(address); | address = LOW15(address); |
| vramupdate[address] |= 2; | vramupdate[address] |= 2; |
| gdcs.grphdisp |= 2; | gdcs.grphdisp |= 2; |
| Line 179 static void MEMCALL grcg_tdw1(UINT32 add | Line 179 static void MEMCALL grcg_tdw1(UINT32 add |
| static void MEMCALL egc_wt(UINT32 address, REG8 value) { | static void MEMCALL egc_wt(UINT32 address, REG8 value) { |
| CPU_REMCLOCK -= MEMWAIT_GRCG; | |
| egc_write(address, value); | egc_write(address, value); |
| } | } |
| Line 187 static void MEMCALL emmc_wt(UINT32 addre | Line 188 static void MEMCALL emmc_wt(UINT32 addre |
| extmem.pageptr[(address >> 14) & 3][LOW14(address)] = (BYTE)value; | extmem.pageptr[(address >> 14) & 3][LOW14(address)] = (BYTE)value; |
| } | } |
| static void MEMCALL i286_wb(UINT32 address, REG8 value) { | |
| mem[address + 0x1c8000 - 0xe8000] = (BYTE)value; | |
| } | |
| static void MEMCALL i286_wn(UINT32 address, REG8 value) { | static void MEMCALL i286_wn(UINT32 address, REG8 value) { |
| (void)address; | (void)address; |
| Line 203 static REG8 MEMCALL i286_rd(UINT32 addre | Line 209 static REG8 MEMCALL i286_rd(UINT32 addre |
| static REG8 MEMCALL tram_rd(UINT32 address) { | static REG8 MEMCALL tram_rd(UINT32 address) { |
| CPU_REMCLOCK -= vramop.tramwait; | CPU_REMCLOCK -= MEMWAIT_TRAM; |
| if (address < 0xa4000) { | if (address < 0xa4000) { |
| return(mem[address]); | return(mem[address]); |
| } | } |
| Line 220 static REG8 MEMCALL tram_rd(UINT32 addre | Line 226 static REG8 MEMCALL tram_rd(UINT32 addre |
| static REG8 MEMCALL vram_r0(UINT32 address) { | static REG8 MEMCALL vram_r0(UINT32 address) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| return(mem[address]); | return(mem[address]); |
| } | } |
| static REG8 MEMCALL vram_r1(UINT32 address) { | static REG8 MEMCALL vram_r1(UINT32 address) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| return(mem[address + VRAM_STEP]); | return(mem[address + VRAM_STEP]); |
| } | } |
| Line 235 static REG8 MEMCALL grcg_tcr0(UINT32 add | Line 241 static REG8 MEMCALL grcg_tcr0(UINT32 add |
| const BYTE *vram; | const BYTE *vram; |
| REG8 ret; | REG8 ret; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| vram = mem + LOW15(address); | vram = mem + LOW15(address); |
| ret = 0; | ret = 0; |
| if (!(grcg.modereg & 1)) { | if (!(grcg.modereg & 1)) { |
| Line 258 static REG8 MEMCALL grcg_tcr1(UINT32 add | Line 264 static REG8 MEMCALL grcg_tcr1(UINT32 add |
| const BYTE *vram; | const BYTE *vram; |
| REG8 ret; | REG8 ret; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| ret = 0; | ret = 0; |
| vram = mem + LOW15(address); | vram = mem + LOW15(address); |
| if (!(grcg.modereg & 1)) { | if (!(grcg.modereg & 1)) { |
| Line 278 const BYTE *vram; | Line 284 const BYTE *vram; |
| static REG8 MEMCALL egc_rd(UINT32 address) { | static REG8 MEMCALL egc_rd(UINT32 address) { |
| CPU_REMCLOCK -= MEMWAIT_GRCG; | |
| return(egc_read(address)); | return(egc_read(address)); |
| } | } |
| Line 286 static REG8 MEMCALL emmc_rd(UINT32 addre | Line 293 static REG8 MEMCALL emmc_rd(UINT32 addre |
| return(extmem.pageptr[(address >> 14) & 3][LOW14(address)]); | return(extmem.pageptr[(address >> 14) & 3][LOW14(address)]); |
| } | } |
| static REG8 MEMCALL i286_itf(UINT32 address) { | static REG8 MEMCALL i286_rb(UINT32 address) { |
| if (CPU_ITFBANK) { | if (CPU_ITFBANK) { |
| address = ITF_ADRS + LOW15(address); | address += VRAM_STEP; |
| } | } |
| return(mem[address]); | return(mem[address]); |
| } | } |
| Line 307 static void MEMCALL i286w_wt(UINT32 addr | Line 314 static void MEMCALL i286w_wt(UINT32 addr |
| static void MEMCALL tramw_wt(UINT32 address, REG16 value) { | static void MEMCALL tramw_wt(UINT32 address, REG16 value) { |
| CPU_REMCLOCK -= MEMWAIT_TRAM; | |
| if (address < 0xa1fff) { | if (address < 0xa1fff) { |
| STOREINTELWORD(mem + address, value); | STOREINTELWORD(mem + address, value); |
| tramupdate[LOW12(address >> 1)] = 1; | tramupdate[LOW12(address >> 1)] = 1; |
| Line 352 static void MEMCALL tramw_wt(UINT32 addr | Line 360 static void MEMCALL tramw_wt(UINT32 addr |
| #define GRCGW_NON(page) { \ | #define GRCGW_NON(page) { \ |
| CPU_REMCLOCK -= vramop.vramwait; \ | CPU_REMCLOCK -= MEMWAIT_VRAM; \ |
| STOREINTELWORD(mem + address + VRAM_STEP*(page), value); \ | STOREINTELWORD(mem + address + VRAM_STEP*(page), value); \ |
| vramupdate[LOW15(address)] |= (1 << page); \ | vramupdate[LOW15(address)] |= (1 << page); \ |
| vramupdate[LOW15(address + 1)] |= (1 << page); \ | vramupdate[LOW15(address + 1)] |= (1 << page); \ |
| Line 361 static void MEMCALL tramw_wt(UINT32 addr | Line 369 static void MEMCALL tramw_wt(UINT32 addr |
| #define GRCGW_RMW(page) { \ | #define GRCGW_RMW(page) { \ |
| BYTE *vram; \ | BYTE *vram; \ |
| CPU_REMCLOCK -= vramop.grcgwait; \ | CPU_REMCLOCK -= MEMWAIT_GRCG; \ |
| address = LOW15(address); \ | address = LOW15(address); \ |
| vramupdate[address] |= (1 << page); \ | vramupdate[address] |= (1 << page); \ |
| vramupdate[address + 1] |= (1 << page); \ | vramupdate[address + 1] |= (1 << page); \ |
| Line 407 static void MEMCALL tramw_wt(UINT32 addr | Line 415 static void MEMCALL tramw_wt(UINT32 addr |
| #define GRCGW_TDW(page) { \ | #define GRCGW_TDW(page) { \ |
| BYTE *vram; \ | BYTE *vram; \ |
| CPU_REMCLOCK -= vramop.grcgwait; \ | CPU_REMCLOCK -= MEMWAIT_GRCG; \ |
| address = LOW15(address); \ | address = LOW15(address); \ |
| vramupdate[address] |= (1 << page); \ | vramupdate[address] |= (1 << page); \ |
| vramupdate[address + 1] |= (1 << page); \ | vramupdate[address + 1] |= (1 << page); \ |
| Line 441 static void MEMCALL grcgw_tdw1(UINT32 ad | Line 449 static void MEMCALL grcgw_tdw1(UINT32 ad |
| static void MEMCALL egcw_wt(UINT32 address, REG16 value) { | static void MEMCALL egcw_wt(UINT32 address, REG16 value) { |
| CPU_REMCLOCK -= MEMWAIT_GRCG; | |
| if (!(address & 1)) { | if (!(address & 1)) { |
| egc_write_w(address, value); | egc_write_w(address, value); |
| } | } |
| Line 470 static void MEMCALL emmcw_wt(UINT32 addr | Line 479 static void MEMCALL emmcw_wt(UINT32 addr |
| } | } |
| } | } |
| static void MEMCALL i286w_wb(UINT32 address, REG16 value) { | |
| mem[address + 0x1c8000 - 0xe8000] = (BYTE)value; | |
| mem[address + 0x1c8001 - 0xe8000] = (BYTE)(value >> 8); | |
| } | |
| static void MEMCALL i286w_wn(UINT32 address, REG16 value) { | static void MEMCALL i286w_wn(UINT32 address, REG16 value) { |
| (void)address; | (void)address; |
| Line 489 static REG16 MEMCALL i286w_rd(UINT32 add | Line 504 static REG16 MEMCALL i286w_rd(UINT32 add |
| static REG16 MEMCALL tramw_rd(UINT32 address) { | static REG16 MEMCALL tramw_rd(UINT32 address) { |
| CPU_REMCLOCK -= vramop.tramwait; | CPU_REMCLOCK -= MEMWAIT_TRAM; |
| if (address < (0xa4000 - 1)) { | if (address < (0xa4000 - 1)) { |
| return(LOADINTELWORD(mem + address)); | return(LOADINTELWORD(mem + address)); |
| } | } |
| Line 518 static REG16 MEMCALL tramw_rd(UINT32 add | Line 533 static REG16 MEMCALL tramw_rd(UINT32 add |
| static REG16 MEMCALL vramw_r0(UINT32 address) { | static REG16 MEMCALL vramw_r0(UINT32 address) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| return(LOADINTELWORD(mem + address)); | return(LOADINTELWORD(mem + address)); |
| } | } |
| static REG16 MEMCALL vramw_r1(UINT32 address) { | static REG16 MEMCALL vramw_r1(UINT32 address) { |
| CPU_REMCLOCK -= vramop.vramwait; | CPU_REMCLOCK -= MEMWAIT_VRAM; |
| return(LOADINTELWORD(mem + address + VRAM_STEP)); | return(LOADINTELWORD(mem + address + VRAM_STEP)); |
| } | } |
| Line 533 static REG16 MEMCALL grcgw_tcr0(UINT32 a | Line 548 static REG16 MEMCALL grcgw_tcr0(UINT32 a |
| BYTE *vram; | BYTE *vram; |
| REG16 ret; | REG16 ret; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| ret = 0; | ret = 0; |
| vram = mem + LOW15(address); | vram = mem + LOW15(address); |
| if (!(grcg.modereg & 1)) { | if (!(grcg.modereg & 1)) { |
| Line 556 static REG16 MEMCALL grcgw_tcr1(UINT32 a | Line 571 static REG16 MEMCALL grcgw_tcr1(UINT32 a |
| BYTE *vram; | BYTE *vram; |
| REG16 ret; | REG16 ret; |
| CPU_REMCLOCK -= vramop.grcgwait; | CPU_REMCLOCK -= MEMWAIT_GRCG; |
| ret = 0; | ret = 0; |
| vram = mem + LOW15(address); | vram = mem + LOW15(address); |
| if (!(grcg.modereg & 1)) { | if (!(grcg.modereg & 1)) { |
| Line 578 static REG16 MEMCALL egcw_rd(UINT32 addr | Line 593 static REG16 MEMCALL egcw_rd(UINT32 addr |
| REG16 ret; | REG16 ret; |
| CPU_REMCLOCK -= MEMWAIT_GRCG; | |
| if (!(address & 1)) { | if (!(address & 1)) { |
| return(egc_read_w(address)); | return(egc_read_w(address)); |
| } | } |
| Line 611 const BYTE *ptr; | Line 627 const BYTE *ptr; |
| } | } |
| } | } |
| static REG16 MEMCALL i286w_itf(UINT32 address) { | static REG16 MEMCALL i286w_rb(UINT32 address) { |
| if (CPU_ITFBANK) { | if (CPU_ITFBANK) { |
| address = ITF_ADRS + LOW15(address); | address += VRAM_STEP; |
| } | } |
| return(LOADINTELWORD(mem + address)); | return(LOADINTELWORD(mem + address)); |
| } | } |
| Line 627 typedef REG8 (MEMCALL * MEM8READ)(UINT32 | Line 643 typedef REG8 (MEMCALL * MEM8READ)(UINT32 |
| typedef void (MEMCALL * MEM16WRITE)(UINT32 address, REG16 value); | typedef void (MEMCALL * MEM16WRITE)(UINT32 address, REG16 value); |
| typedef REG16 (MEMCALL * MEM16READ)(UINT32 address); | typedef REG16 (MEMCALL * MEM16READ)(UINT32 address); |
| static MEM8WRITE memory_write[] = { | typedef struct { |
| i286_wt, i286_wt, i286_wt, i286_wt, // 00 | MEM8READ rd8[0x20]; |
| i286_wt, i286_wt, i286_wt, i286_wt, // 20 | MEM8WRITE wr8[0x20]; |
| i286_wt, i286_wt, i286_wt, i286_wt, // 40 | MEM16READ rd16[0x20]; |
| i286_wt, i286_wt, i286_wt, i286_wt, // 60 | MEM16WRITE wr16[0x20]; |
| i286_wt, i286_wt, i286_wt, i286_wt, // 80 | } MEMFN; |
| tram_wt, vram_w0, vram_w0, vram_w0, // a0 | |
| emmc_wt, emmc_wt, i286_wn, i286_wn, // c0 | typedef struct { |
| vram_w0, i286_wn, i286_wn, i286_wn}; // e0 | MEM8READ brd8; |
| MEM8READ ird8; | |
| MEM8WRITE ewr8; | |
| MEM8WRITE bwr8; | |
| MEM16READ brd16; | |
| MEM16READ ird16; | |
| MEM16WRITE ewr16; | |
| MEM16WRITE bwr16; | |
| } MMAPTBL; | |
| typedef struct { | |
| MEM8READ rd8; | |
| MEM8WRITE wr8; | |
| MEM16READ rd16; | |
| MEM16WRITE wr16; | |
| } VACCTBL; | |
| static MEM8READ memory_read[] = { | static MEMFN memfn = { |
| i286_rd, i286_rd, i286_rd, i286_rd, // 00 | {i286_rd, i286_rd, i286_rd, i286_rd, // 00 |
| i286_rd, i286_rd, i286_rd, i286_rd, // 20 | i286_rd, i286_rd, i286_rd, i286_rd, // 20 |
| i286_rd, i286_rd, i286_rd, i286_rd, // 40 | i286_rd, i286_rd, i286_rd, i286_rd, // 40 |
| i286_rd, i286_rd, i286_rd, i286_rd, // 60 | i286_rd, i286_rd, i286_rd, i286_rd, // 60 |
| i286_rd, i286_rd, i286_rd, i286_rd, // 80 | i286_rd, i286_rd, i286_rd, i286_rd, // 80 |
| tram_rd, vram_r0, vram_r0, vram_r0, // a0 | tram_rd, vram_r0, vram_r0, vram_r0, // a0 |
| emmc_rd, emmc_rd, i286_rd, i286_rd, // c0 | emmc_rd, emmc_rd, i286_rd, i286_rd, // c0 |
| vram_r0, i286_rd, i286_rd, i286_itf}; // f0 | vram_r0, i286_rd, i286_rd, i286_rb}, // f0 |
| static MEM16WRITE memword_write[] = { | {i286_wt, i286_wt, i286_wt, i286_wt, // 00 |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 00 | i286_wt, i286_wt, i286_wt, i286_wt, // 20 |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 20 | i286_wt, i286_wt, i286_wt, i286_wt, // 40 |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 40 | i286_wt, i286_wt, i286_wt, i286_wt, // 60 |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 60 | i286_wt, i286_wt, i286_wt, i286_wt, // 80 |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 80 | tram_wt, vram_w0, vram_w0, vram_w0, // a0 |
| tramw_wt, vramw_w0, vramw_w0, vramw_w0, // a0 | emmc_wt, emmc_wt, i286_wn, i286_wn, // c0 |
| emmcw_wt, emmcw_wt, i286w_wn, i286w_wn, // c0 | vram_w0, i286_wn, i286_wn, i286_wn}, // e0 |
| vramw_w0, i286w_wn, i286w_wn, i286w_wn}; // e0 | |
| static MEM16READ memword_read[] = { | {i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 00 |
| i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 00 | |
| i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 20 | i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 20 |
| i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 40 | i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 40 |
| i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 60 | i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 60 |
| i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 80 | i286w_rd, i286w_rd, i286w_rd, i286w_rd, // 80 |
| tramw_rd, vramw_r0, vramw_r0, vramw_r0, // a0 | tramw_rd, vramw_r0, vramw_r0, vramw_r0, // a0 |
| emmcw_rd, emmcw_rd, i286w_rd, i286w_rd, // c0 | emmcw_rd, emmcw_rd, i286w_rd, i286w_rd, // c0 |
| vramw_r0, i286w_rd, i286w_rd, i286w_itf}; // e0 | vramw_r0, i286w_rd, i286w_rd, i286w_rb}, // e0 |
| {i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 00 | |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 20 | |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 40 | |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 60 | |
| i286w_wt, i286w_wt, i286w_wt, i286w_wt, // 80 | |
| tramw_wt, vramw_w0, vramw_w0, vramw_w0, // a0 | |
| emmcw_wt, emmcw_wt, i286w_wn, i286w_wn, // c0 | |
| vramw_w0, i286w_wn, i286w_wn, i286w_wn}}; // e0 | |
| static const MEM8WRITE vram_write[] = { | static const MMAPTBL mmaptbl[2] = { |
| vram_w0, vram_w1, vram_w0, vram_w1, // 00 | {i286_rd, i286_rb, i286_wn, i286_wn, |
| vram_w0, vram_w1, vram_w0, vram_w1, // 40 | i286w_rd, i286w_rb, i286w_wn, i286w_wn}, |
| grcg_tdw0, grcg_tdw1, egc_wt, egc_wt, // 80 tdw/tcr | {i286_rb, i286_rb, i286_wt, i286_wb, |
| grcg_rmw0, grcg_rmw1, egc_wt, egc_wt}; // c0 rmw | i286w_rb, i286w_rb, i286w_wt, i286w_wb}}; |
| static const MEM8READ vram_read[] = { | static const VACCTBL vacctbl[0x10] = { |
| vram_r0, vram_r1, vram_r0, vram_r1, // 00 | {vram_r0, vram_w0, vramw_r0, vramw_w0}, // 00 |
| vram_r0, vram_r1, vram_r0, vram_r1, // 40 | {vram_r1, vram_w1, vramw_r1, vramw_w1}, |
| grcg_tcr0, grcg_tcr1, egc_rd, egc_rd, // 80 tdw/tcr | {vram_r0, vram_w0, vramw_r0, vramw_w0}, |
| vram_r0, vram_r1, egc_rd, egc_rd}; // c0 rmw | {vram_r1, vram_w1, vramw_r1, vramw_w1}, |
| {vram_r0, vram_w0, vramw_r0, vramw_w0}, // 40 | |
| static const MEM16WRITE vramw_write[] = { | {vram_r1, vram_w1, vramw_r1, vramw_w1}, |
| vramw_w0, vramw_w1, vramw_w0, vramw_w1, // 00 | {vram_r0, vram_w0, vramw_r0, vramw_w0}, |
| vramw_w0, vramw_w1, vramw_w0, vramw_w1, // 40 | {vram_r1, vram_w1, vramw_r1, vramw_w1}, |
| grcgw_tdw0, grcgw_tdw1, egcw_wt, egcw_wt, // 80 tdw/tcr | {grcg_tcr0, grcg_tdw0, grcgw_tcr0, grcgw_tdw0}, // 80 tdw/tcr |
| grcgw_rmw0, grcgw_rmw1, egcw_wt, egcw_wt}; // c0 rmw | {grcg_tcr1, grcg_tdw1, grcgw_tcr1, grcgw_tdw1}, |
| {egc_rd, egc_wt, egcw_rd, egcw_wt}, | |
| static const MEM16READ vramw_read[] = { | {egc_rd, egc_wt, egcw_rd, egcw_wt}, |
| vramw_r0, vramw_r1, vramw_r0, vramw_r1, // 00 | {vram_r0, grcg_rmw0, vramw_r0, grcgw_rmw0}, // c0 rmw |
| vramw_r0, vramw_r1, vramw_r0, vramw_r1, // 40 | {vram_r1, grcg_rmw1, vramw_r1, grcgw_rmw1}, |
| grcgw_tcr0, grcgw_tcr1, egcw_rd, egcw_rd, // 80 tdw/tcr | {egc_rd, egc_wt, egcw_rd, egcw_wt}, |
| vramw_r0, vramw_r1, egcw_rd, egcw_rd}; // c0 rmw | {egc_rd, egc_wt, egcw_rd, egcw_wt}}; |
| static REG8 MEMCALL i286_nonram_r(UINT32 address) { | static REG8 MEMCALL i286_nonram_r(UINT32 address) { |
| Line 704 static REG16 MEMCALL i286_nonram_rw(UINT | Line 742 static REG16 MEMCALL i286_nonram_rw(UINT |
| return(0xffff); | return(0xffff); |
| } | } |
| void MEMCALL i286_memorymap(UINT type) { | |
| const MMAPTBL *mm; | |
| mm = mmaptbl + (type & 1); | |
| memfn.rd8[0xe8000 >> 15] = mm->brd8; | |
| memfn.rd8[0xf0000 >> 15] = mm->brd8; | |
| memfn.rd8[0xf8000 >> 15] = mm->ird8; | |
| memfn.wr8[0xd0000 >> 15] = mm->ewr8; | |
| memfn.wr8[0xd8000 >> 15] = mm->ewr8; | |
| memfn.wr8[0xe8000 >> 15] = mm->bwr8; | |
| memfn.wr8[0xf0000 >> 15] = mm->bwr8; | |
| memfn.wr8[0xf8000 >> 15] = mm->bwr8; | |
| memfn.rd16[0xe8000 >> 15] = mm->brd16; | |
| memfn.rd16[0xf0000 >> 15] = mm->brd16; | |
| memfn.rd16[0xf8000 >> 15] = mm->ird16; | |
| memfn.wr16[0xd0000 >> 15] = mm->ewr16; | |
| memfn.wr16[0xd8000 >> 15] = mm->ewr16; | |
| memfn.wr16[0xe8000 >> 15] = mm->bwr16; | |
| memfn.wr16[0xf0000 >> 15] = mm->bwr16; | |
| memfn.wr16[0xf8000 >> 15] = mm->bwr16; | |
| } | |
| void MEMCALL i286_vram_dispatch(UINT func) { | void MEMCALL i286_vram_dispatch(UINT func) { |
| UINT proc; | const VACCTBL *vacc; |
| vacc = vacctbl + (func & 0x0f); | |
| proc = func & 0x0f; | memfn.rd8[0xa8000 >> 15] = vacc->rd8; |
| memory_write[0xa8000 >> 15] = vram_write[proc]; | memfn.rd8[0xb0000 >> 15] = vacc->rd8; |
| memory_write[0xb0000 >> 15] = vram_write[proc]; | memfn.rd8[0xb8000 >> 15] = vacc->rd8; |
| memory_write[0xb8000 >> 15] = vram_write[proc]; | memfn.rd8[0xe0000 >> 15] = vacc->rd8; |
| memory_write[0xe0000 >> 15] = vram_write[proc]; | |
| memfn.wr8[0xa8000 >> 15] = vacc->wr8; | |
| memory_read[0xa8000 >> 15] = vram_read[proc]; | memfn.wr8[0xb0000 >> 15] = vacc->wr8; |
| memory_read[0xb0000 >> 15] = vram_read[proc]; | memfn.wr8[0xb8000 >> 15] = vacc->wr8; |
| memory_read[0xb8000 >> 15] = vram_read[proc]; | memfn.wr8[0xe0000 >> 15] = vacc->wr8; |
| memory_read[0xe0000 >> 15] = vram_read[proc]; | |
| memfn.rd16[0xa8000 >> 15] = vacc->rd16; | |
| memword_write[0xa8000 >> 15] = vramw_write[proc]; | memfn.rd16[0xb0000 >> 15] = vacc->rd16; |
| memword_write[0xb0000 >> 15] = vramw_write[proc]; | memfn.rd16[0xb8000 >> 15] = vacc->rd16; |
| memword_write[0xb8000 >> 15] = vramw_write[proc]; | memfn.rd16[0xe0000 >> 15] = vacc->rd16; |
| memword_write[0xe0000 >> 15] = vramw_write[proc]; | |
| memfn.wr16[0xa8000 >> 15] = vacc->wr16; | |
| memword_read[0xa8000 >> 15] = vramw_read[proc]; | memfn.wr16[0xb0000 >> 15] = vacc->wr16; |
| memword_read[0xb0000 >> 15] = vramw_read[proc]; | memfn.wr16[0xb8000 >> 15] = vacc->wr16; |
| memword_read[0xb8000 >> 15] = vramw_read[proc]; | memfn.wr16[0xe0000 >> 15] = vacc->wr16; |
| memword_read[0xe0000 >> 15] = vramw_read[proc]; | |
| if (!(func & 0x10)) { // degital | if (!(func & 0x10)) { // degital |
| memory_write[0xe0000 >> 15] = i286_wn; | memfn.wr8[0xe0000 >> 15] = i286_wn; |
| memword_write[0xe0000 >> 15] = i286w_wn; | memfn.wr16[0xe0000 >> 15] = i286w_wn; |
| memory_read[0xe0000 >> 15] = i286_nonram_r; | memfn.rd8[0xe0000 >> 15] = i286_nonram_r; |
| memword_read[0xe0000 >> 15] = i286_nonram_rw; | memfn.rd16[0xe0000 >> 15] = i286_nonram_rw; |
| } | } |
| #if defined(USE_ASM) | |
| i286a_vram_dispatch(func); | |
| #endif | |
| } | } |
| REG8 MEMCALL __i286_memoryread(UINT32 address) { | REG8 MEMCALL __i286_memoryread(UINT32 address) { |
| if (address < I286_MEMREADMAX) { | if (address < I286_MEMREADMAX) { |
| Line 757 REG8 MEMCALL __i286_memoryread(UINT32 ad | Line 822 REG8 MEMCALL __i286_memoryread(UINT32 ad |
| } | } |
| #endif | #endif |
| else { | else { |
| return(memory_read[(address >> 15) & 0x1f](address)); | return(memfn.rd8[(address >> 15) & 0x1f](address)); |
| } | } |
| } | } |
| Line 791 REG16 MEMCALL __i286_memoryread_w(UINT32 | Line 856 REG16 MEMCALL __i286_memoryread_w(UINT32 |
| } | } |
| #endif | #endif |
| else if ((address & 0x7fff) != 0x7fff) { | else if ((address & 0x7fff) != 0x7fff) { |
| return(memword_read[(address >> 15) & 0x1f](address)); | return(memfn.rd16[(address >> 15) & 0x1f](address)); |
| } | } |
| else { | else { |
| ret = memory_read[(address >> 15) & 0x1f](address); | ret = memfn.rd8[(address >> 15) & 0x1f](address); |
| address++; | address++; |
| ret += memory_read[(address >> 15) & 0x1f](address) << 8; | ret += memfn.rd8[(address >> 15) & 0x1f](address) << 8; |
| return(ret); | return(ret); |
| } | } |
| } | } |
| Line 825 void MEMCALL __i286_memorywrite(UINT32 a | Line 890 void MEMCALL __i286_memorywrite(UINT32 a |
| } | } |
| #endif | #endif |
| else { | else { |
| memory_write[(address >> 15) & 0x1f](address, value); | memfn.wr8[(address >> 15) & 0x1f](address, value); |
| } | } |
| } | } |
| Line 850 void MEMCALL __i286_memorywrite_w(UINT32 | Line 915 void MEMCALL __i286_memorywrite_w(UINT32 |
| } | } |
| #endif | #endif |
| else if ((address & 0x7fff) != 0x7fff) { | else if ((address & 0x7fff) != 0x7fff) { |
| memword_write[(address >> 15) & 0x1f](address, value); | memfn.wr16[(address >> 15) & 0x1f](address, value); |
| } | } |
| else { | else { |
| memory_write[(address >> 15) & 0x1f](address, (BYTE)value); | memfn.wr8[(address >> 15) & 0x1f](address, (BYTE)value); |
| address++; | address++; |
| memory_write[(address >> 15) & 0x1f](address, (BYTE)(value >> 8)); | memfn.wr8[(address >> 15) & 0x1f](address, (BYTE)(value >> 8)); |
| } | } |
| } | } |